S. Lee, I. Cho, S. Park, H. Choi, N. Kim, Jong-Kwan Kim, S. Han, Kyungho Lee
{"title":"Gate oxide thinning effects at the edge of shallow trench isolation in the dual gate oxide process","authors":"S. Lee, I. Cho, S. Park, H. Choi, N. Kim, Jong-Kwan Kim, S. Han, Kyungho Lee","doi":"10.1109/ICVC.1999.820895","DOIUrl":null,"url":null,"abstract":"We have investigated the degradation of thick gate oxide in the conventional dual gate oxide process. To meet the requirement of integrating 3 and 6 nm dual gate oxide operating under the bias of 1.8 and 2.5 V, respectively, on a single chip, a novel dual gate oxide process flow, without gate oxide thinning at STI corner, is presented. Our new integration of dual gate oxide shows an improved gate oxide reliability compared to the conventional process.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"31 1","pages":"249-252"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820895","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
We have investigated the degradation of thick gate oxide in the conventional dual gate oxide process. To meet the requirement of integrating 3 and 6 nm dual gate oxide operating under the bias of 1.8 and 2.5 V, respectively, on a single chip, a novel dual gate oxide process flow, without gate oxide thinning at STI corner, is presented. Our new integration of dual gate oxide shows an improved gate oxide reliability compared to the conventional process.