{"title":"v波段CMOS差分型注入锁定分频器","authors":"F. Huang, Y. Chan","doi":"10.1109/VDAT.2006.258187","DOIUrl":null,"url":null,"abstract":"While the operation frequency of the wireless and the wire-used modern communication systems has being extended to millimeter-wave band, the timing circuits also become important for the low-cost and performance concerns, such as synthesizer or frequency divider. As the millimeter-wave wireless local area network (WLAN) transmitting a digital modulated data upon a carrier frequency through a antenna, is proposed to either obtain a broadcasting service in local area or provide the flexible data access. For the requirement of synchronization, hence the high speed and high frequency dividers/prescalars up to 60 GHz may be employed in phase-locked loop (PLL). Moreover, the power consumption and the low noise features in the divider circuits are also the major concerns. Conventional common-mode logic (CML) dividers are difficult to push the maximum operation frequency to over the microwave range due to its limitation by the cut-off frequency fT, regardless it reaches a wide dividing range. Extreme high power consumption is also the disadvantage for CML approach. Thus to fulfil the low power dissipation dividers, the LC-type injection-locked frequency dividers (ILFD) have been proposed and being used in PLL or clock-data recovery (CDR) circuits as stated in H. R. Rategh et al. (1999). The CMOS submicron techniques have been progressed to a proper high frequency divider design. In this work, there are two 60 GHz ILFDs have been realized by using the CMOS 0.18mum 1P6M technology, in which contain the self-oscillation frequencies of 30 GHz and 15 GHz respectively for a divided-by 2 or 4 operation. Both ILFDs demonstrate the improved locking ranges using a self-oscillation frequency tuning and a 0/180deg single-to-differential power divider with low dc power consumptions","PeriodicalId":356198,"journal":{"name":"2006 International Symposium on VLSI Design, Automation and Test","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"V-Band CMOS Differential-type Injection Locked Frequency Dividers\",\"authors\":\"F. Huang, Y. Chan\",\"doi\":\"10.1109/VDAT.2006.258187\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"While the operation frequency of the wireless and the wire-used modern communication systems has being extended to millimeter-wave band, the timing circuits also become important for the low-cost and performance concerns, such as synthesizer or frequency divider. As the millimeter-wave wireless local area network (WLAN) transmitting a digital modulated data upon a carrier frequency through a antenna, is proposed to either obtain a broadcasting service in local area or provide the flexible data access. For the requirement of synchronization, hence the high speed and high frequency dividers/prescalars up to 60 GHz may be employed in phase-locked loop (PLL). Moreover, the power consumption and the low noise features in the divider circuits are also the major concerns. Conventional common-mode logic (CML) dividers are difficult to push the maximum operation frequency to over the microwave range due to its limitation by the cut-off frequency fT, regardless it reaches a wide dividing range. Extreme high power consumption is also the disadvantage for CML approach. Thus to fulfil the low power dissipation dividers, the LC-type injection-locked frequency dividers (ILFD) have been proposed and being used in PLL or clock-data recovery (CDR) circuits as stated in H. R. Rategh et al. (1999). The CMOS submicron techniques have been progressed to a proper high frequency divider design. In this work, there are two 60 GHz ILFDs have been realized by using the CMOS 0.18mum 1P6M technology, in which contain the self-oscillation frequencies of 30 GHz and 15 GHz respectively for a divided-by 2 or 4 operation. Both ILFDs demonstrate the improved locking ranges using a self-oscillation frequency tuning and a 0/180deg single-to-differential power divider with low dc power consumptions\",\"PeriodicalId\":356198,\"journal\":{\"name\":\"2006 International Symposium on VLSI Design, Automation and Test\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 International Symposium on VLSI Design, Automation and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2006.258187\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Symposium on VLSI Design, Automation and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2006.258187","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
摘要
当无线和有线现代通信系统的工作频率已扩展到毫米波波段时,定时电路也成为低成本和性能方面的重要考虑,如合成器或分频器。毫米波无线局域网(WLAN)是一种通过天线在载波频率上传输数字调制数据的无线局域网,它既可以在本地获得广播业务,也可以提供灵活的数据访问。为了满足同步的要求,锁相环(PLL)中可以采用高达60 GHz的高速高频分频/预标量。此外,分频电路的功耗和低噪声特性也是主要关注的问题。传统的共模逻辑(CML)分频器尽管具有较宽的分频范围,但由于其截止频率fT的限制,很难将最大工作频率推到微波范围以上。极高的功耗也是CML方法的缺点。因此,为了实现低功耗分频器,已经提出了lc型注入锁定分频器(ILFD),并在锁相环或时钟数据恢复(CDR)电路中使用,如H. R. Rategh等人(1999)所述。CMOS亚微米技术已经发展到合适的高频分频器设计。本文采用CMOS 0.18mum 1P6M技术实现了两个60 GHz的ilfd,其自振荡频率分别为30 GHz和15 GHz,可用于除2或除4运算。这两款ilfd都采用了自振荡频率调谐和0/180度单对差分功率分压器,具有较低的直流功耗,从而展示了改进的锁定范围
V-Band CMOS Differential-type Injection Locked Frequency Dividers
While the operation frequency of the wireless and the wire-used modern communication systems has being extended to millimeter-wave band, the timing circuits also become important for the low-cost and performance concerns, such as synthesizer or frequency divider. As the millimeter-wave wireless local area network (WLAN) transmitting a digital modulated data upon a carrier frequency through a antenna, is proposed to either obtain a broadcasting service in local area or provide the flexible data access. For the requirement of synchronization, hence the high speed and high frequency dividers/prescalars up to 60 GHz may be employed in phase-locked loop (PLL). Moreover, the power consumption and the low noise features in the divider circuits are also the major concerns. Conventional common-mode logic (CML) dividers are difficult to push the maximum operation frequency to over the microwave range due to its limitation by the cut-off frequency fT, regardless it reaches a wide dividing range. Extreme high power consumption is also the disadvantage for CML approach. Thus to fulfil the low power dissipation dividers, the LC-type injection-locked frequency dividers (ILFD) have been proposed and being used in PLL or clock-data recovery (CDR) circuits as stated in H. R. Rategh et al. (1999). The CMOS submicron techniques have been progressed to a proper high frequency divider design. In this work, there are two 60 GHz ILFDs have been realized by using the CMOS 0.18mum 1P6M technology, in which contain the self-oscillation frequencies of 30 GHz and 15 GHz respectively for a divided-by 2 or 4 operation. Both ILFDs demonstrate the improved locking ranges using a self-oscillation frequency tuning and a 0/180deg single-to-differential power divider with low dc power consumptions