高介电介质中Vt不稳定性的物理根源及工艺优化

G. Ribes, S. Bruyère, D. Roy, C. Parthasarthy, M. Muller, M. Denais, V. Huard, T. Skotnicki, G. Ghibaudo
{"title":"高介电介质中Vt不稳定性的物理根源及工艺优化","authors":"G. Ribes, S. Bruyère, D. Roy, C. Parthasarthy, M. Muller, M. Denais, V. Huard, T. Skotnicki, G. Ghibaudo","doi":"10.1109/IRWS.2005.1609567","DOIUrl":null,"url":null,"abstract":"The continuous scaling down of SiO/sub 2/ gate oxide is bound to reach its physical limits owing to gate leakage and reliability concerns. High-k dielectrics have been identified to replace the conventional SiO/sub 2/ as gate dielectrics materials. One of the main concerns which could be show-stopper for a successful integration of these new materials is the Vt instability relating to electron trapping. In this paper we discuss the origin of the electron traps. Based on a review of literature results and new experimental data, we demonstrate that this instability can be reduced by process optimization.","PeriodicalId":214130,"journal":{"name":"2005 IEEE International Integrated Reliability Workshop","volume":"112 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Physical origin of Vt instabilities in high-k dielectrics and process optimisation\",\"authors\":\"G. Ribes, S. Bruyère, D. Roy, C. Parthasarthy, M. Muller, M. Denais, V. Huard, T. Skotnicki, G. Ghibaudo\",\"doi\":\"10.1109/IRWS.2005.1609567\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continuous scaling down of SiO/sub 2/ gate oxide is bound to reach its physical limits owing to gate leakage and reliability concerns. High-k dielectrics have been identified to replace the conventional SiO/sub 2/ as gate dielectrics materials. One of the main concerns which could be show-stopper for a successful integration of these new materials is the Vt instability relating to electron trapping. In this paper we discuss the origin of the electron traps. Based on a review of literature results and new experimental data, we demonstrate that this instability can be reduced by process optimization.\",\"PeriodicalId\":214130,\"journal\":{\"name\":\"2005 IEEE International Integrated Reliability Workshop\",\"volume\":\"112 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-10-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 IEEE International Integrated Reliability Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRWS.2005.1609567\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE International Integrated Reliability Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.2005.1609567","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

由于栅极泄漏和可靠性问题,SiO/sub - 2/栅极氧化物的持续缩小必然会达到其物理极限。高k介电材料已被确定取代传统的SiO/sub /作为栅极介电材料。这些新材料成功集成的主要问题之一是与电子俘获有关的Vt不稳定性。本文讨论了电子陷阱的起源。根据文献结果和新的实验数据,我们证明了这种不稳定性可以通过工艺优化来降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Physical origin of Vt instabilities in high-k dielectrics and process optimisation
The continuous scaling down of SiO/sub 2/ gate oxide is bound to reach its physical limits owing to gate leakage and reliability concerns. High-k dielectrics have been identified to replace the conventional SiO/sub 2/ as gate dielectrics materials. One of the main concerns which could be show-stopper for a successful integration of these new materials is the Vt instability relating to electron trapping. In this paper we discuss the origin of the electron traps. Based on a review of literature results and new experimental data, we demonstrate that this instability can be reduced by process optimization.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Charge trapping dependence on the physical structure of ultra-thin ALD-HfSiON/TiN gate stacks An integrated solution with a novel bi-layer etch stop to eliminate 90 nm Cu/low k package fail Impact of moisture on porous low-k reliability Characterization and modeling NBTI for design-in reliability Charge retention of silicided and unsilicided floating gates in embedded logic nonvolatile memory
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1