G. Ribes, S. Bruyère, D. Roy, C. Parthasarthy, M. Muller, M. Denais, V. Huard, T. Skotnicki, G. Ghibaudo
{"title":"高介电介质中Vt不稳定性的物理根源及工艺优化","authors":"G. Ribes, S. Bruyère, D. Roy, C. Parthasarthy, M. Muller, M. Denais, V. Huard, T. Skotnicki, G. Ghibaudo","doi":"10.1109/IRWS.2005.1609567","DOIUrl":null,"url":null,"abstract":"The continuous scaling down of SiO/sub 2/ gate oxide is bound to reach its physical limits owing to gate leakage and reliability concerns. High-k dielectrics have been identified to replace the conventional SiO/sub 2/ as gate dielectrics materials. One of the main concerns which could be show-stopper for a successful integration of these new materials is the Vt instability relating to electron trapping. In this paper we discuss the origin of the electron traps. Based on a review of literature results and new experimental data, we demonstrate that this instability can be reduced by process optimization.","PeriodicalId":214130,"journal":{"name":"2005 IEEE International Integrated Reliability Workshop","volume":"112 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Physical origin of Vt instabilities in high-k dielectrics and process optimisation\",\"authors\":\"G. Ribes, S. Bruyère, D. Roy, C. Parthasarthy, M. Muller, M. Denais, V. Huard, T. Skotnicki, G. Ghibaudo\",\"doi\":\"10.1109/IRWS.2005.1609567\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continuous scaling down of SiO/sub 2/ gate oxide is bound to reach its physical limits owing to gate leakage and reliability concerns. High-k dielectrics have been identified to replace the conventional SiO/sub 2/ as gate dielectrics materials. One of the main concerns which could be show-stopper for a successful integration of these new materials is the Vt instability relating to electron trapping. In this paper we discuss the origin of the electron traps. Based on a review of literature results and new experimental data, we demonstrate that this instability can be reduced by process optimization.\",\"PeriodicalId\":214130,\"journal\":{\"name\":\"2005 IEEE International Integrated Reliability Workshop\",\"volume\":\"112 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-10-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 IEEE International Integrated Reliability Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRWS.2005.1609567\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE International Integrated Reliability Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.2005.1609567","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Physical origin of Vt instabilities in high-k dielectrics and process optimisation
The continuous scaling down of SiO/sub 2/ gate oxide is bound to reach its physical limits owing to gate leakage and reliability concerns. High-k dielectrics have been identified to replace the conventional SiO/sub 2/ as gate dielectrics materials. One of the main concerns which could be show-stopper for a successful integration of these new materials is the Vt instability relating to electron trapping. In this paper we discuss the origin of the electron traps. Based on a review of literature results and new experimental data, we demonstrate that this instability can be reduced by process optimization.