利用ge -冷凝技术制备高性能应变绝缘体硅基mosfet

T. Tezuka, N. Sugiyama, T. Mizuno, S. Takagi
{"title":"利用ge -冷凝技术制备高性能应变绝缘体硅基mosfet","authors":"T. Tezuka, N. Sugiyama, T. Mizuno, S. Takagi","doi":"10.1109/VLSIT.2002.1015405","DOIUrl":null,"url":null,"abstract":"Strained SOI (SSOI)-nMOSFETs with enhanced mobility up to 67% were fabricated on a strain-relaxed SiGe-on-insulator substrate using a novel Ge-condensation technique. This method, using only standard Si processes, realizes smooth SSOI surfaces without using SIMOX, wafer bonding, surface polishing or any other special processes. Relaxation ratio of the SiGe substrate was varied from 0% to 100%, resulting in the control of threshold voltage. The Ge-condensation process using conventional SOI substrates is an attractive technique for fabrication of multi-threshold SSOI-CMOS circuits with high current drive.","PeriodicalId":103040,"journal":{"name":"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-06-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"26","resultStr":"{\"title\":\"High-performance strained Si-on-insulator MOSFETs by novel fabrication processes utilizing Ge-condensation technique\",\"authors\":\"T. Tezuka, N. Sugiyama, T. Mizuno, S. Takagi\",\"doi\":\"10.1109/VLSIT.2002.1015405\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Strained SOI (SSOI)-nMOSFETs with enhanced mobility up to 67% were fabricated on a strain-relaxed SiGe-on-insulator substrate using a novel Ge-condensation technique. This method, using only standard Si processes, realizes smooth SSOI surfaces without using SIMOX, wafer bonding, surface polishing or any other special processes. Relaxation ratio of the SiGe substrate was varied from 0% to 100%, resulting in the control of threshold voltage. The Ge-condensation process using conventional SOI substrates is an attractive technique for fabrication of multi-threshold SSOI-CMOS circuits with high current drive.\",\"PeriodicalId\":103040,\"journal\":{\"name\":\"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-06-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"26\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2002.1015405\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2002.1015405","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 26

摘要

利用一种新颖的ge -冷凝技术,在应变松弛的绝缘子上sige衬底上制备了应变SOI (SSOI)- nmosfet,其迁移率提高了67%。该方法仅使用标准Si工艺,无需使用SIMOX,晶圆键合,表面抛光或任何其他特殊工艺即可实现SSOI表面光滑。SiGe衬底的弛豫比从0%到100%不等,从而可以控制阈值电压。利用传统SOI衬底的ge -冷凝工艺是一种有吸引力的高电流驱动SSOI-CMOS多阈值电路制造技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
High-performance strained Si-on-insulator MOSFETs by novel fabrication processes utilizing Ge-condensation technique
Strained SOI (SSOI)-nMOSFETs with enhanced mobility up to 67% were fabricated on a strain-relaxed SiGe-on-insulator substrate using a novel Ge-condensation technique. This method, using only standard Si processes, realizes smooth SSOI surfaces without using SIMOX, wafer bonding, surface polishing or any other special processes. Relaxation ratio of the SiGe substrate was varied from 0% to 100%, resulting in the control of threshold voltage. The Ge-condensation process using conventional SOI substrates is an attractive technique for fabrication of multi-threshold SSOI-CMOS circuits with high current drive.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Vertical pass transistor design for sub-100 nm DRAM technologies Characteristics and device design of sub-100 nm strained Si N- and PMOSFETs Effect of in-situ nitrogen doping into MOCVD-grown Al/sub 2/O/sub 3/ to improve electrical characteristics of MOSFETs with polysilicon gate 110 GHz cutoff frequency of ultra-thin gate oxide p-MOSFETs on [110] surface-oriented Si substrate Thermal stability and scalability of Zr-aluminate-based high-k gate stacks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1