Chi-Weon Yoon, Yon-Kyun Im, Seon‐Ho Han, H. Yoo, T. Jung
{"title":"具有SRAM缓冲的快速同步流水线DRAM (SP-DRAM)架构","authors":"Chi-Weon Yoon, Yon-Kyun Im, Seon‐Ho Han, H. Yoo, T. Jung","doi":"10.1109/ICVC.1999.820907","DOIUrl":null,"url":null,"abstract":"We propose a Synchronous Pipelined DRAM (SP-DRAM) architecture which has a fast row-cycle. Pipeline circuitry is inserted in the row path and multiple SRAM buffers are integrated in the DRAM to reduce row latency. The data transfer rate of the SP-DRAM is measured to be faster by 40% than SDRAM and by 20% than VCM as a result of system level performance analysis. A partial activation scheme is adopted in the cell core to reduce unnecessary power consumption. The SP-DRAM can maintain compatibility with a conventional SDRAM interface with negligible performance degradation.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"133 1","pages":"285-288"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A fast synchronous pipelined DRAM (SP-DRAM) architecture with SRAM buffers\",\"authors\":\"Chi-Weon Yoon, Yon-Kyun Im, Seon‐Ho Han, H. Yoo, T. Jung\",\"doi\":\"10.1109/ICVC.1999.820907\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We propose a Synchronous Pipelined DRAM (SP-DRAM) architecture which has a fast row-cycle. Pipeline circuitry is inserted in the row path and multiple SRAM buffers are integrated in the DRAM to reduce row latency. The data transfer rate of the SP-DRAM is measured to be faster by 40% than SDRAM and by 20% than VCM as a result of system level performance analysis. A partial activation scheme is adopted in the cell core to reduce unnecessary power consumption. The SP-DRAM can maintain compatibility with a conventional SDRAM interface with negligible performance degradation.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"133 1\",\"pages\":\"285-288\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820907\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820907","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A fast synchronous pipelined DRAM (SP-DRAM) architecture with SRAM buffers
We propose a Synchronous Pipelined DRAM (SP-DRAM) architecture which has a fast row-cycle. Pipeline circuitry is inserted in the row path and multiple SRAM buffers are integrated in the DRAM to reduce row latency. The data transfer rate of the SP-DRAM is measured to be faster by 40% than SDRAM and by 20% than VCM as a result of system level performance analysis. A partial activation scheme is adopted in the cell core to reduce unnecessary power consumption. The SP-DRAM can maintain compatibility with a conventional SDRAM interface with negligible performance degradation.