一种适用于低压的自举CMOS电路技术

B. Kong, D. Kang, Young-Hyun Jun
{"title":"一种适用于低压的自举CMOS电路技术","authors":"B. Kong, D. Kang, Young-Hyun Jun","doi":"10.1109/ICVC.1999.820908","DOIUrl":null,"url":null,"abstract":"Novel low-voltage CMOS logic family, called bootstrapped latched CMOS logic (BLCL), and demand-on-boosting bootstrapped latched CMOS logic (DB-BLCL) are proposed for low-voltage and low-power applications. These circuits improve operation speed at low supply voltage region for driving a large capacitive load by boosting internal nodes beyond the power supply or below the ground using a single bootstrap capacitor. They provide larger bootstrap voltages than the conventional CMOS bootstrap circuit by eliminating charge loss from the bootstrap nodes. Moreover, each bootstrap node in DB-BLCL circuit is boosted on demand depending on the input and output values to minimize the average power consumption and the drivers are transiently overdriven during only the output transition period for device reliability. These circuits were designed using 0.35 /spl mu/m CMOS process technology. The comparison result indicates that BLCL provides switching speed improvements of 15-30% with comparable power consumption as compared to the conventional bootstrapped circuit. In addition, DB-BLCL obtains the same switching speed improvement as BLCL with 33% less power consumption due to unique demand-on bootstrapping capability.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"4 1","pages":"289-292"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"A bootstrapped CMOS circuit technique for low-voltage application\",\"authors\":\"B. Kong, D. Kang, Young-Hyun Jun\",\"doi\":\"10.1109/ICVC.1999.820908\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Novel low-voltage CMOS logic family, called bootstrapped latched CMOS logic (BLCL), and demand-on-boosting bootstrapped latched CMOS logic (DB-BLCL) are proposed for low-voltage and low-power applications. These circuits improve operation speed at low supply voltage region for driving a large capacitive load by boosting internal nodes beyond the power supply or below the ground using a single bootstrap capacitor. They provide larger bootstrap voltages than the conventional CMOS bootstrap circuit by eliminating charge loss from the bootstrap nodes. Moreover, each bootstrap node in DB-BLCL circuit is boosted on demand depending on the input and output values to minimize the average power consumption and the drivers are transiently overdriven during only the output transition period for device reliability. These circuits were designed using 0.35 /spl mu/m CMOS process technology. The comparison result indicates that BLCL provides switching speed improvements of 15-30% with comparable power consumption as compared to the conventional bootstrapped circuit. In addition, DB-BLCL obtains the same switching speed improvement as BLCL with 33% less power consumption due to unique demand-on bootstrapping capability.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"4 1\",\"pages\":\"289-292\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820908\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820908","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

针对低电压、低功耗的应用,提出了新型的低电压CMOS逻辑家族,即自锁锁存CMOS逻辑(BLCL)和升压型自锁锁存CMOS逻辑(DB-BLCL)。这些电路通过使用单个自举电容器将内部节点提升到电源之外或低于地面,从而提高了在低电源电压区域驱动大容性负载的运行速度。它们通过消除自举节点的电荷损耗,提供比传统CMOS自举电路更大的自举电压。此外,DB-BLCL电路中的每个引导节点根据输入和输出值的需求进行升压,以最小化平均功耗,并且仅在输出过渡期间对驱动器进行瞬态过驱动,以提高器件的可靠性。这些电路采用0.35 /spl mu/m CMOS工艺技术设计。对比结果表明,与传统自举电路相比,BLCL的开关速度提高了15-30%,功耗相当。此外,DB-BLCL由于独特的按需自启动能力,获得了与BLCL相同的开关速度提升,功耗降低了33%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A bootstrapped CMOS circuit technique for low-voltage application
Novel low-voltage CMOS logic family, called bootstrapped latched CMOS logic (BLCL), and demand-on-boosting bootstrapped latched CMOS logic (DB-BLCL) are proposed for low-voltage and low-power applications. These circuits improve operation speed at low supply voltage region for driving a large capacitive load by boosting internal nodes beyond the power supply or below the ground using a single bootstrap capacitor. They provide larger bootstrap voltages than the conventional CMOS bootstrap circuit by eliminating charge loss from the bootstrap nodes. Moreover, each bootstrap node in DB-BLCL circuit is boosted on demand depending on the input and output values to minimize the average power consumption and the drivers are transiently overdriven during only the output transition period for device reliability. These circuits were designed using 0.35 /spl mu/m CMOS process technology. The comparison result indicates that BLCL provides switching speed improvements of 15-30% with comparable power consumption as compared to the conventional bootstrapped circuit. In addition, DB-BLCL obtains the same switching speed improvement as BLCL with 33% less power consumption due to unique demand-on bootstrapping capability.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Plasma induced charging damage on thin gate oxide A 1.25-GBaud CMOS transceiver with on-chip terminator and voltage mode driver for Gigabit Ethernet 1000Base-X A sense amplifier-based CMOS flip-flop with an enhanced output transition time for high-performance microprocessors Comparison of the characteristics of tunneling oxide and tunneling ON for p-channel nano-crystal memory Double precharge TSPC for high-speed dual-modulus prescaler
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1