3nm及以上节点铜互连扩展的选择势垒

S. You, He Ren, M. Naik, Lu Chen, Feng Chen, C. L. Cervantes, Xiangjing Xie, K. Kashefizadeh
{"title":"3nm及以上节点铜互连扩展的选择势垒","authors":"S. You, He Ren, M. Naik, Lu Chen, Feng Chen, C. L. Cervantes, Xiangjing Xie, K. Kashefizadeh","doi":"10.1109/IITC51362.2021.9537559","DOIUrl":null,"url":null,"abstract":"The continued scaling in logic technology poses significant challenges such as huge resistance-capacitance (RC) delays due to the shrinkage in dimensions. To address the BEOL Cu interconnect portion of RC delays, reducing the via resistance through Tantalum Nitride (TaN) barrier layer adjustment is critical while in the meantime must meet the reliability requirement. TaN barrier on via bottom contribute the major portion of Via R due to its high resistivity. Thinner TaN barrier approach, however, is limited due to its degraded barrier performance; In this paper, we presented the study of selective barrier approach that utilize gas phase metal passivation method to provide barrier free via bottom. >50% via R reduction is demonstrated with no reliability degradation.","PeriodicalId":6823,"journal":{"name":"2021 IEEE International Interconnect Technology Conference (IITC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-07-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Selective Barrier for Cu Interconnect Extension in 3nm Node and Beyond\",\"authors\":\"S. You, He Ren, M. Naik, Lu Chen, Feng Chen, C. L. Cervantes, Xiangjing Xie, K. Kashefizadeh\",\"doi\":\"10.1109/IITC51362.2021.9537559\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continued scaling in logic technology poses significant challenges such as huge resistance-capacitance (RC) delays due to the shrinkage in dimensions. To address the BEOL Cu interconnect portion of RC delays, reducing the via resistance through Tantalum Nitride (TaN) barrier layer adjustment is critical while in the meantime must meet the reliability requirement. TaN barrier on via bottom contribute the major portion of Via R due to its high resistivity. Thinner TaN barrier approach, however, is limited due to its degraded barrier performance; In this paper, we presented the study of selective barrier approach that utilize gas phase metal passivation method to provide barrier free via bottom. >50% via R reduction is demonstrated with no reliability degradation.\",\"PeriodicalId\":6823,\"journal\":{\"name\":\"2021 IEEE International Interconnect Technology Conference (IITC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Interconnect Technology Conference (IITC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IITC51362.2021.9537559\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Interconnect Technology Conference (IITC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC51362.2021.9537559","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

逻辑技术的持续缩放带来了巨大的挑战,如由于尺寸缩小而产生的巨大的电阻-电容(RC)延迟。为了解决RC延迟的BEOL Cu互连部分,通过氮化钽(TaN)势垒层调整来降低通孔电阻是至关重要的,同时必须满足可靠性要求。通过底部的TaN势垒由于其高电阻率贡献了通过R的主要部分。然而,由于屏障性能下降,更薄的TaN屏障方法受到限制;本文研究了利用气相金属钝化法提供无屏障通道底的选择性屏障方法。经R减小>50%,无可靠性降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Selective Barrier for Cu Interconnect Extension in 3nm Node and Beyond
The continued scaling in logic technology poses significant challenges such as huge resistance-capacitance (RC) delays due to the shrinkage in dimensions. To address the BEOL Cu interconnect portion of RC delays, reducing the via resistance through Tantalum Nitride (TaN) barrier layer adjustment is critical while in the meantime must meet the reliability requirement. TaN barrier on via bottom contribute the major portion of Via R due to its high resistivity. Thinner TaN barrier approach, however, is limited due to its degraded barrier performance; In this paper, we presented the study of selective barrier approach that utilize gas phase metal passivation method to provide barrier free via bottom. >50% via R reduction is demonstrated with no reliability degradation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Contact Interface Characterization of Graphene contacted MoS2 FETs Controlled ALE-type recess of molybdenum for future logic and memory applications Comparison of Copper and Cobalt Surface Reactivity for Advanced Interconnects On-die Interconnect Innovations for Future Technology Nodes Advanced CMP Process Control by Using Machine Learning Image Analysis
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1