高能量在存储器件制造中的应用现状

K. Min, Y. Sohn, S.Y. Lee, H.S. Yang, S. Lee
{"title":"高能量在存储器件制造中的应用现状","authors":"K. Min, Y. Sohn, S.Y. Lee, H.S. Yang, S. Lee","doi":"10.1109/ICVC.1999.820989","DOIUrl":null,"url":null,"abstract":"We have estimated the problems of high energy application to memory device fabrication from the point of wafer crystalline structure. Following a series of experiments, we have found the different implantation damage induced by the variations of off-cut and azimuth angle of wafer and show that the difference can be reduced if the tilted wafer is adopted. The use of off-angle wafer also minimizes the shadowing effect depending on the tilt angle of implantation because there is no need to use the tilting method in ion implantation process.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"6 1","pages":"514-517"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Current problems of high energy application in memory device fabrication\",\"authors\":\"K. Min, Y. Sohn, S.Y. Lee, H.S. Yang, S. Lee\",\"doi\":\"10.1109/ICVC.1999.820989\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We have estimated the problems of high energy application to memory device fabrication from the point of wafer crystalline structure. Following a series of experiments, we have found the different implantation damage induced by the variations of off-cut and azimuth angle of wafer and show that the difference can be reduced if the tilted wafer is adopted. The use of off-angle wafer also minimizes the shadowing effect depending on the tilt angle of implantation because there is no need to use the tilting method in ion implantation process.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"6 1\",\"pages\":\"514-517\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820989\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820989","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

我们从晶圆结构的角度估计了高能应用于存储器件制造中存在的问题。通过一系列的实验,我们发现了晶片截角和方位角的变化会导致不同的植入损伤,并表明采用倾斜晶片可以减小这种差异。由于在离子注入过程中不需要使用倾斜方法,因此使用非角度晶片也可以最大限度地减少因注入倾斜角度而产生的阴影效应。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Current problems of high energy application in memory device fabrication
We have estimated the problems of high energy application to memory device fabrication from the point of wafer crystalline structure. Following a series of experiments, we have found the different implantation damage induced by the variations of off-cut and azimuth angle of wafer and show that the difference can be reduced if the tilted wafer is adopted. The use of off-angle wafer also minimizes the shadowing effect depending on the tilt angle of implantation because there is no need to use the tilting method in ion implantation process.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Plasma induced charging damage on thin gate oxide A 1.25-GBaud CMOS transceiver with on-chip terminator and voltage mode driver for Gigabit Ethernet 1000Base-X A sense amplifier-based CMOS flip-flop with an enhanced output transition time for high-performance microprocessors Comparison of the characteristics of tunneling oxide and tunneling ON for p-channel nano-crystal memory Double precharge TSPC for high-speed dual-modulus prescaler
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1