考虑I/O单元绑定的3D测试包装链优化

Fan-Hsuan Tang, Hsu-Yu Kao, Shih-Hsu Huang, Jin-Fu Li
{"title":"考虑I/O单元绑定的3D测试包装链优化","authors":"Fan-Hsuan Tang, Hsu-Yu Kao, Shih-Hsu Huang, Jin-Fu Li","doi":"10.1109/3DIC48104.2019.9058794","DOIUrl":null,"url":null,"abstract":"Previous 3D test wrapper chain synthesis algorithms do not consider the binding of I/O cells (i.e., the association between scan chains and I/O cells). However, the binding of I/O cells may be specified as synthesis constraints. In this paper, we propose a 3D test wrapper chain optimization algorithm with I/O cells binding considered. Our objective is not only to reduce the required test time but also to reduce the number of test TSVs (through-silicon-vias) under I/O cells binding constraints. Our experiments show that the proposed algorithm greatly reduces both test time and test TSV count.","PeriodicalId":440556,"journal":{"name":"2019 International 3D Systems Integration Conference (3DIC)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"3D Test Wrapper Chain Optimization with I/O Cells Binding Considered\",\"authors\":\"Fan-Hsuan Tang, Hsu-Yu Kao, Shih-Hsu Huang, Jin-Fu Li\",\"doi\":\"10.1109/3DIC48104.2019.9058794\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Previous 3D test wrapper chain synthesis algorithms do not consider the binding of I/O cells (i.e., the association between scan chains and I/O cells). However, the binding of I/O cells may be specified as synthesis constraints. In this paper, we propose a 3D test wrapper chain optimization algorithm with I/O cells binding considered. Our objective is not only to reduce the required test time but also to reduce the number of test TSVs (through-silicon-vias) under I/O cells binding constraints. Our experiments show that the proposed algorithm greatly reduces both test time and test TSV count.\",\"PeriodicalId\":440556,\"journal\":{\"name\":\"2019 International 3D Systems Integration Conference (3DIC)\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC48104.2019.9058794\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC48104.2019.9058794","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

以前的3D测试包装链合成算法没有考虑I/O单元的绑定(即扫描链与I/O单元之间的关联)。然而,I/O细胞的结合可能被指定为合成约束。在本文中,我们提出了一种考虑I/O单元绑定的三维测试包装链优化算法。我们的目标不仅是减少所需的测试时间,而且还要减少在I/O单元绑定约束下测试tsv(通过硅通孔)的数量。实验表明,该算法大大减少了测试时间和测试TSV数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
3D Test Wrapper Chain Optimization with I/O Cells Binding Considered
Previous 3D test wrapper chain synthesis algorithms do not consider the binding of I/O cells (i.e., the association between scan chains and I/O cells). However, the binding of I/O cells may be specified as synthesis constraints. In this paper, we propose a 3D test wrapper chain optimization algorithm with I/O cells binding considered. Our objective is not only to reduce the required test time but also to reduce the number of test TSVs (through-silicon-vias) under I/O cells binding constraints. Our experiments show that the proposed algorithm greatly reduces both test time and test TSV count.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Graph-Based Model of Micro-Transfer Printing for Cost-Optimized Heterogeneous 2.5D Systems Growth Optimization of Multi-Layer Graphene for Thermal-TSV Application in 3D-LSI Investigation of the Influence of Material Properties on Warpage and Solder Joint Reliability of 2.5D & FO Package Fraunhofer's Initial and Ongoing Contributions in 3D IC Integration Electrostatic Shield TSVs to Suppress Coupling Among Stacked ICs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1