首页 > 最新文献

IEEE Transactions on Electronics Packaging Manufacturing最新文献

英文 中文
Board-Level Vibration Failure Criteria for Printed Circuit Assemblies: An Experimental Approach 印刷电路组件的板级振动失效标准:实验方法
Pub Date : 2010-10-28 DOI: 10.1109/TEPM.2010.2084092
R. Amy, G. Aglietti, G. Richardson
The assessment of the capability of electronic equipment, to withstand harsh vibration environments, is an issue faced in several branches of engineering. Various researchers have studied the vibration response of electronic boards using different parameters, e.g., local board accelerations, bending moments, curvatures, etc., as a simpler alternative to very detailed stress analysis. However, the issue of what parameter best correlates with vibration failures remains open. This paper investigates this specific problem using an experimental approach to assess whether it is possible to correlate failures produced by intense vibrations, with a single macroscopic parameter such as the local board acceleration, curvature, or surface strain. Printed circuit boards populated with a grid of electronic components (20 different types and 32 identical components per type) have been subjected to vibration testing and the results show that there is a very good correlation between the board curvature (and its surface strain) and failures of the electronics. The work also shows that-for the components tested here-local board acceleration cannot be used to predict components failures. Although this research has focused on a particular set of components, these are representative of typical classes of electronic components, and therefore it should be possible to generalize the conclusions to similar hardware.
评估电子设备在恶劣振动环境下的承受能力,是许多工程领域面临的一个问题。不同的研究人员已经使用不同的参数研究了电子板的振动响应,例如,局部板加速度,弯矩,曲率等,作为非常详细的应力分析的更简单的替代方法。然而,什么参数与振动失效最相关的问题仍然悬而未决。本文使用实验方法来研究这一特定问题,以评估是否有可能将强烈振动产生的故障与单个宏观参数(如局部板加速度、曲率或表面应变)联系起来。用电子元件网格(20种不同类型和每种类型32种相同组件)填充的印刷电路板进行了振动测试,结果表明,电路板曲率(及其表面应变)与电子设备的故障之间存在非常好的相关性。工作还表明,对于这里测试的组件,本地板加速度不能用于预测组件故障。虽然这项研究的重点是一组特定的组件,但这些都是典型电子组件类别的代表,因此应该有可能将结论推广到类似的硬件。
{"title":"Board-Level Vibration Failure Criteria for Printed Circuit Assemblies: An Experimental Approach","authors":"R. Amy, G. Aglietti, G. Richardson","doi":"10.1109/TEPM.2010.2084092","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2084092","url":null,"abstract":"The assessment of the capability of electronic equipment, to withstand harsh vibration environments, is an issue faced in several branches of engineering. Various researchers have studied the vibration response of electronic boards using different parameters, e.g., local board accelerations, bending moments, curvatures, etc., as a simpler alternative to very detailed stress analysis. However, the issue of what parameter best correlates with vibration failures remains open. This paper investigates this specific problem using an experimental approach to assess whether it is possible to correlate failures produced by intense vibrations, with a single macroscopic parameter such as the local board acceleration, curvature, or surface strain. Printed circuit boards populated with a grid of electronic components (20 different types and 32 identical components per type) have been subjected to vibration testing and the results show that there is a very good correlation between the board curvature (and its surface strain) and failures of the electronics. The work also shows that-for the components tested here-local board acceleration cannot be used to predict components failures. Although this research has focused on a particular set of components, these are representative of typical classes of electronic components, and therefore it should be possible to generalize the conclusions to similar hardware.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"26 1","pages":"303-311"},"PeriodicalIF":0.0,"publicationDate":"2010-10-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"81720254","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 15
Editorial - CPMT Society to Merge Transactions in 2011 编辑- CPMT协会将在2011年合并交易
Pub Date : 2010-10-04 DOI: 10.1109/TEPM.2010.2087070
R. Johnson
As of January 2011, the Transactions On Advanced Packaging, Transactions On Components And Packaging Technologies, and Transactions On Electronics Packaging Manufacturing will merge and be published as a single transactions. The new transactions will be titled: Transactions On Components, Packaging, And Manufacturing Technology.
自2011年1月起,先进封装交易、组件和封装技术交易和电子封装制造交易将合并并作为一个单一的交易发布。新的交易将被命名为:组件、包装和制造技术交易。
{"title":"Editorial - CPMT Society to Merge Transactions in 2011","authors":"R. Johnson","doi":"10.1109/TEPM.2010.2087070","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2087070","url":null,"abstract":"As of January 2011, the Transactions On Advanced Packaging, Transactions On Components And Packaging Technologies, and Transactions On Electronics Packaging Manufacturing will merge and be published as a single transactions. The new transactions will be titled: Transactions On Components, Packaging, And Manufacturing Technology.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"40 1","pages":"241-242"},"PeriodicalIF":0.0,"publicationDate":"2010-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"74021062","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 0
An Integrated Manufacturing System for the Design, Fabrication, and Measurement of Ultra-Precision Freeform Optics 一种用于超精密自由曲面光学元件设计、制造和测量的集成制造系统
Pub Date : 2010-10-04 DOI: 10.1109/TEPM.2010.2052811
L. Kong, C. Cheung, W. Lee, S. To
Geometry complexity and high-precision requirement have imposed a lot of challenges for the design, manufacturing, and measurement of ultra-precision freeform surfaces with submicrometer form accuracy and surface finish in nanometer range. Successful manufacturing of ultra-precision freeform surface not only relies on the high precision of machine tools, but also largely depends on comprehensive consideration of advanced optics design, modeling, and optimization of the machining process, freeform surface measurement and characterization. Currently, there is still a lack of an integrated system to fill the gap between those different important stages for producing a complete optics part. This paper presents the theoretical basis for the establishment of an integrated platform for the design, fabrication, and measurement of ultra-precision freeform surfaces. The platform mainly consists of four key modules, which are optics design module, data exchange module, machining process simulation and optimization module and freeform measurement and evaluation module. A series of experiments have been conducted to evaluate the performance of the platform and its capability is realized through a trial implementation in the design, fabrication and measurement of an F-theta lens. The predicted values by the models in the system are found to agree well with the experimental results, and the freeform characterization results are also validated by the experiments. These show that the proposed integrated platform not only helps to shorten the cycle time for the development of freeform components but also provides an important means for optimizing the surface quality in the ultra-precision machining of freeform surfaces. With this system, optimal machining parameters, the best cutting strategy, and the optimization of the surface quality can be obtained without the need for conducting time-consuming and expensive cutting tests. This contributes to the advancement of the manufacturing and measurement technologies for the ultra-precision freeform surfaces.
超精密自由曲面的设计、制造和测量具有亚微米级的形状精度和纳米级的表面光洁度,其几何结构的复杂性和高精度要求给设计、制造和测量带来了很大的挑战。超精密自由曲面的成功制造不仅依赖于机床的高精度,而且在很大程度上取决于综合考虑先进的光学设计、加工工艺的建模和优化、自由曲面的测量和表征。目前,仍然缺乏一个集成的系统来填补这些不同的重要阶段之间的空白,以生产一个完整的光学部件。本文为超精密自由曲面的设计、加工和测量集成平台的建立提供了理论基础。该平台主要由光学设计模块、数据交换模块、加工过程仿真与优化模块和自由曲面测量与评价模块四个关键模块组成。进行了一系列的实验来评估平台的性能,并通过F-theta透镜的设计、制造和测量试验实现了平台的性能。系统中模型的预测值与实验结果吻合较好,实验结果也验证了自由曲面表征结果。结果表明,所提出的集成平台不仅有助于缩短自由曲面零件的开发周期,而且为自由曲面超精密加工中优化表面质量提供了重要手段。利用该系统,无需进行耗时、昂贵的切削试验,即可获得最佳加工参数、最佳切削策略和最佳表面质量。这有助于超精密自由曲面的制造和测量技术的进步。
{"title":"An Integrated Manufacturing System for the Design, Fabrication, and Measurement of Ultra-Precision Freeform Optics","authors":"L. Kong, C. Cheung, W. Lee, S. To","doi":"10.1109/TEPM.2010.2052811","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2052811","url":null,"abstract":"Geometry complexity and high-precision requirement have imposed a lot of challenges for the design, manufacturing, and measurement of ultra-precision freeform surfaces with submicrometer form accuracy and surface finish in nanometer range. Successful manufacturing of ultra-precision freeform surface not only relies on the high precision of machine tools, but also largely depends on comprehensive consideration of advanced optics design, modeling, and optimization of the machining process, freeform surface measurement and characterization. Currently, there is still a lack of an integrated system to fill the gap between those different important stages for producing a complete optics part. This paper presents the theoretical basis for the establishment of an integrated platform for the design, fabrication, and measurement of ultra-precision freeform surfaces. The platform mainly consists of four key modules, which are optics design module, data exchange module, machining process simulation and optimization module and freeform measurement and evaluation module. A series of experiments have been conducted to evaluate the performance of the platform and its capability is realized through a trial implementation in the design, fabrication and measurement of an F-theta lens. The predicted values by the models in the system are found to agree well with the experimental results, and the freeform characterization results are also validated by the experiments. These show that the proposed integrated platform not only helps to shorten the cycle time for the development of freeform components but also provides an important means for optimizing the surface quality in the ultra-precision machining of freeform surfaces. With this system, optimal machining parameters, the best cutting strategy, and the optimization of the surface quality can be obtained without the need for conducting time-consuming and expensive cutting tests. This contributes to the advancement of the manufacturing and measurement technologies for the ultra-precision freeform surfaces.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"92 1","pages":"244-254"},"PeriodicalIF":0.0,"publicationDate":"2010-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"76568765","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 8
Signal Integrity Enhanced EBG Structure With a Ground Reinforced Trace 信号完整性增强的EBG结构与接地加强走线
Pub Date : 2010-09-07 DOI: 10.1109/TEPM.2010.2064778
Sang-Gyu Kim, H. Kim, Hee-Do Kang, J. Yook
In general, a conventional electromagnetic bandgap (EBG) structure efficiently suppresses simultaneous switching noise (SSN) over a wide frequency range. However, it is difficult to apply the geometry to the design of a real printed circuit boards (PCBs) for high-speed digital circuits due to the degradation in the signal integrity performance. In this paper, a ground reinforced trace (GRT) is added to the EBG power plane to guarantee power integrity (PI) as well as signal integrity (SI) simultaneously. In addition, the definition of a noise suppression bandwidth in an EBG structure is derived for the purpose of analyzing the correlation between the GRT and the noise suppression bandwidth. This correlation is utilized to decide the location of the GRT to mitigate the degradation of the low-pass cutoff frequency. As a result, an excellent signal performance is achieved without any degradation of the noise suppression bandwidth in a conventional EBG structure.
一般来说,传统的电磁带隙(EBG)结构在较宽的频率范围内有效地抑制了同时开关噪声(SSN)。然而,由于信号完整性性能的下降,将几何结构应用于高速数字电路的实际印刷电路板(pcb)的设计是困难的。本文在EBG电源平面上加入接地增强走线(GRT),同时保证了功率完整性(PI)和信号完整性(SI)。此外,导出了EBG结构中噪声抑制带宽的定义,分析了GRT与噪声抑制带宽的相关性。利用这种相关性来确定GRT的位置,以减轻低通截止频率的退化。因此,在不降低传统EBG结构噪声抑制带宽的情况下,实现了优异的信号性能。
{"title":"Signal Integrity Enhanced EBG Structure With a Ground Reinforced Trace","authors":"Sang-Gyu Kim, H. Kim, Hee-Do Kang, J. Yook","doi":"10.1109/TEPM.2010.2064778","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2064778","url":null,"abstract":"In general, a conventional electromagnetic bandgap (EBG) structure efficiently suppresses simultaneous switching noise (SSN) over a wide frequency range. However, it is difficult to apply the geometry to the design of a real printed circuit boards (PCBs) for high-speed digital circuits due to the degradation in the signal integrity performance. In this paper, a ground reinforced trace (GRT) is added to the EBG power plane to guarantee power integrity (PI) as well as signal integrity (SI) simultaneously. In addition, the definition of a noise suppression bandwidth in an EBG structure is derived for the purpose of analyzing the correlation between the GRT and the noise suppression bandwidth. This correlation is utilized to decide the location of the GRT to mitigate the degradation of the low-pass cutoff frequency. As a result, an excellent signal performance is achieved without any degradation of the noise suppression bandwidth in a conventional EBG structure.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"49 1","pages":"284-288"},"PeriodicalIF":0.0,"publicationDate":"2010-09-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"76334682","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 17
Reducing Solder Paste Inspection in Surface-Mount Assembly Through Mahalanobis–Taguchi Analysis 通过Mahalanobis-Taguchi分析减少表面贴装组件中的焊膏检查
Pub Date : 2010-08-30 DOI: 10.1109/TEPM.2010.2055873
J. C. Huang
Increased functional density and reduced input/output (I/O) spacing are the market trends in the electronics manufacturing industry. Industry reports indicate that approximately 50%-70% of soldering defects are attributed to the solder paste printing process for printed circuit board (PCB) assembly. Hence, after the printing process, a solder paste inspection (SPI) system is generally used to examine the amount of solder paste deposition. Effective selection of components and bonding pads during solder inspection is extremely important in achieving desired process cycle times and ensuring assembly yield. This paper uses the Mahalanobis-Taguchi system to establish a systematic approach to determining guidelines for solder paste inspection. Among a total of 203 bonding pads on the board for a GPS product, the optimal model suggests that the solder deposition of 121 bonding pads be inspected. The reduction ratio is 40.4%, and the feasibility of the proposed model is verified. Also, for those bonding pads to be inspected for their solder paste deposition, this study uses empirical data to define the specifications to effectively distinguish acceptable PCB samples from defective. The threshold is within the 100% capability for judgment of solder paste printing quality in the surface mount assembly process.
增加功能密度和减少输入/输出(I/O)间距是电子制造业的市场趋势。行业报告表明,大约50%-70%的焊接缺陷归因于印刷电路板(PCB)组装的锡膏印刷过程。因此,在印刷过程之后,通常使用锡膏检查(SPI)系统来检查锡膏沉积的量。在焊料检查期间,有效地选择组件和焊盘对于实现所需的工艺周期时间和确保装配良率非常重要。本文使用Mahalanobis-Taguchi系统建立了一个系统的方法来确定锡膏检查的指导方针。一款GPS产品电路板上共有203个焊盘,最优模型建议检查121个焊盘的焊盘沉积情况。减少率为40.4%,验证了模型的可行性。此外,对于要检查焊膏沉积的焊盘,本研究使用经验数据来定义规格,以有效区分合格的PCB样品和不合格的PCB样品。在表面贴装组装过程中,判断焊膏印刷质量的阈值在100%的能力范围内。
{"title":"Reducing Solder Paste Inspection in Surface-Mount Assembly Through Mahalanobis–Taguchi Analysis","authors":"J. C. Huang","doi":"10.1109/TEPM.2010.2055873","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2055873","url":null,"abstract":"Increased functional density and reduced input/output (I/O) spacing are the market trends in the electronics manufacturing industry. Industry reports indicate that approximately 50%-70% of soldering defects are attributed to the solder paste printing process for printed circuit board (PCB) assembly. Hence, after the printing process, a solder paste inspection (SPI) system is generally used to examine the amount of solder paste deposition. Effective selection of components and bonding pads during solder inspection is extremely important in achieving desired process cycle times and ensuring assembly yield. This paper uses the Mahalanobis-Taguchi system to establish a systematic approach to determining guidelines for solder paste inspection. Among a total of 203 bonding pads on the board for a GPS product, the optimal model suggests that the solder deposition of 121 bonding pads be inspected. The reduction ratio is 40.4%, and the feasibility of the proposed model is verified. Also, for those bonding pads to be inspected for their solder paste deposition, this study uses empirical data to define the specifications to effectively distinguish acceptable PCB samples from defective. The threshold is within the 100% capability for judgment of solder paste printing quality in the surface mount assembly process.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"66 1","pages":"265-274"},"PeriodicalIF":0.0,"publicationDate":"2010-08-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"91396831","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 33
Scalability of Roll-to-Roll Gravure-Printed Electrodes on Plastic Foils 塑料箔上辊对辊凹印电极的可扩展性
Pub Date : 2010-08-19 DOI: 10.1109/TEPM.2010.2057512
J. Noh, Dongsun Yeom, Chaemin Lim, Hwajin Cha, J. Han, Junseok Kim, Yongsu Park, V. Subramanian, Gyoujin Cho
Roll-to-roll (R2R) gravure printing is considered to be a leading technology for the production of flexible and low-cost printed electronics in the near future. To enable the use of R2R gravure in printed electronics, the limits of overlay printing registration accuracy (OPRA) and the scalability of printed features with respect to the physical parameters of the gravure system, including given plastic substrates and inks, should be characterized. Important parameters of printed lines include surface roughness, thickness, line widening, and line-edge roughness. To date, there are no comprehensive reports regarding the limits of OPRA and the scalability of printed electrodes, including the control of surface roughness, thickness, line widening, and line-edge roughness using R2R gravure printing. In this paper, we examine ways of evaluating the OPRA limit of our gravure system. We find that OPRA is limited in the web moving direction to 40 μm and in the perpendicular direction to 16 μm, showing the importance of web handling on registration. Furthermore, we demonstrate the scalability of printed electrodes formed using a R2R gravure system to linewidths of 317 μm, with 440 nm thickness, 30 nm of surface roughness and edge waviness of 4 μm on PET foils, and describe optimization strategies to realize improved surface roughness, thickness, line widening, and line-edge roughness for future printed electronics applications.
卷对卷(R2R)凹版印刷被认为是在不久的将来生产柔性和低成本印刷电子产品的领先技术。为了在印刷电子产品中使用R2R凹印,应该对凹印系统的物理参数(包括给定的塑料基材和油墨)的覆盖印刷配准精度(OPRA)和印刷特征的可扩展性的限制进行表征。印刷线条的重要参数包括表面粗糙度、厚度、线条加宽和线条边缘粗糙度。到目前为止,还没有关于OPRA的限制和印刷电极的可扩展性的综合报道,包括使用R2R凹版印刷控制表面粗糙度,厚度,线条加宽和线边缘粗糙度。本文研究了凹印系统OPRA极限的评价方法。结果表明,在卷材移动方向上,OPRA被限制在40 μm以内,在垂直方向上,OPRA被限制在16 μm以内,表明卷材处理对配准的重要性。此外,我们展示了使用R2R凹印系统形成的印刷电极在PET箔上的可扩展性,线宽为317 μm,厚度为440 nm,表面粗糙度为30 nm,边缘波浪度为4 μm,并描述了优化策略,以实现未来印刷电子应用中改善的表面粗糙度,厚度,线宽和线边缘粗糙度。
{"title":"Scalability of Roll-to-Roll Gravure-Printed Electrodes on Plastic Foils","authors":"J. Noh, Dongsun Yeom, Chaemin Lim, Hwajin Cha, J. Han, Junseok Kim, Yongsu Park, V. Subramanian, Gyoujin Cho","doi":"10.1109/TEPM.2010.2057512","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2057512","url":null,"abstract":"Roll-to-roll (R2R) gravure printing is considered to be a leading technology for the production of flexible and low-cost printed electronics in the near future. To enable the use of R2R gravure in printed electronics, the limits of overlay printing registration accuracy (OPRA) and the scalability of printed features with respect to the physical parameters of the gravure system, including given plastic substrates and inks, should be characterized. Important parameters of printed lines include surface roughness, thickness, line widening, and line-edge roughness. To date, there are no comprehensive reports regarding the limits of OPRA and the scalability of printed electrodes, including the control of surface roughness, thickness, line widening, and line-edge roughness using R2R gravure printing. In this paper, we examine ways of evaluating the OPRA limit of our gravure system. We find that OPRA is limited in the web moving direction to 40 μm and in the perpendicular direction to 16 μm, showing the importance of web handling on registration. Furthermore, we demonstrate the scalability of printed electrodes formed using a R2R gravure system to linewidths of 317 μm, with 440 nm thickness, 30 nm of surface roughness and edge waviness of 4 μm on PET foils, and describe optimization strategies to realize improved surface roughness, thickness, line widening, and line-edge roughness for future printed electronics applications.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"59 1","pages":"275-283"},"PeriodicalIF":0.0,"publicationDate":"2010-08-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"89157146","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 160
Simulation Methods for Predicting Fusing Current and Time for Encapsulated Wire Bonds 预估封装线键熔断电流和时间的仿真方法
Pub Date : 2010-07-26 DOI: 10.1109/TEPM.2010.2055568
A. Mallik, R. Stout
Wirebonding is a process often used to provide electrical connection between the silicon chip and the external leads of a semiconductor device using very fine wires. For high-power IC chips, as device size inevitably decreases, the wire diameter unfortunately must decrease due to the need of finer pitch wires. Fusing or melting of wirebonds thus increasingly becomes one of the potential failure issues for such ICs. This paper presents a finite element model that correlates very well with the observed maximum operating currents for such wirebonds under actual experimental test conditions. Aluminum, gold, and copper wires of different dimensions have been considered. The simulations have been done for transient as well as steady state, both for wires in air, and encapsulated in molding compounds.
线键合是一种通常使用非常细的导线在硅芯片和半导体器件的外部引线之间提供电气连接的工艺。对于高功率IC芯片,由于器件尺寸不可避免地减小,不幸的是,由于需要更细的间距线,线径必须减小。因此,线键的熔合或熔化日益成为此类集成电路的潜在故障问题之一。本文提出了一个有限元模型,该模型与实际实验测试条件下观察到的最大工作电流有很好的相关性。考虑了不同尺寸的铝、金、铜线。对空气中的电线和封装在模塑化合物中的电线进行了瞬态和稳态的模拟。
{"title":"Simulation Methods for Predicting Fusing Current and Time for Encapsulated Wire Bonds","authors":"A. Mallik, R. Stout","doi":"10.1109/TEPM.2010.2055568","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2055568","url":null,"abstract":"Wirebonding is a process often used to provide electrical connection between the silicon chip and the external leads of a semiconductor device using very fine wires. For high-power IC chips, as device size inevitably decreases, the wire diameter unfortunately must decrease due to the need of finer pitch wires. Fusing or melting of wirebonds thus increasingly becomes one of the potential failure issues for such ICs. This paper presents a finite element model that correlates very well with the observed maximum operating currents for such wirebonds under actual experimental test conditions. Aluminum, gold, and copper wires of different dimensions have been considered. The simulations have been done for transient as well as steady state, both for wires in air, and encapsulated in molding compounds.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"106 1","pages":"255-264"},"PeriodicalIF":0.0,"publicationDate":"2010-07-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"79289426","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 7
Electrical Shorting Propensity of Tin Whiskers 锡晶须的电短路倾向
Pub Date : 2010-07-26 DOI: 10.1109/TEPM.2010.2053377
Sungwon Han, M. Osterman, M. Pecht
When a tin whisker bridges two differently biased conductors, an electrical short is not guaranteed. In many instances, the voltage must exceed a threshold level in order to produce current flow due to weak physical contact and the presence of a non-conductive film such as an oxide layer. This paper presents a study that examines the breakdown voltage of tin whiskers and its relation to contact force. Whisker contact force studies were conducted using gold- and tin-coated tungsten probes, and the breakdown voltage was measured using a semiconductor parameter analyzer. It was verified that contact force is a critical factor in determining the type of current-voltage transition and level of breakdown voltage. Lower contact force between the probe and the whiskers caused the multiple transitions in current-voltage characteristics. The tin oxide layers on whiskers were analyzed using field emission transmission electron microscopy (FE-TEM).
当锡晶须桥接两个不同偏压的导体时,不能保证电短路。在许多情况下,由于弱物理接触和非导电膜(如氧化层)的存在,电压必须超过阈值水平才能产生电流。本文研究了锡晶须的击穿电压及其与接触力的关系。采用镀金和镀锡钨探针对晶须接触力进行了研究,并使用半导体参数分析仪测量了击穿电压。验证了接触力是决定电流-电压转换类型和击穿电压水平的关键因素。探针与晶须之间较低的接触力导致了电流-电压特性的多次转变。采用场发射透射电镜(FE-TEM)对晶须表面氧化锡层进行了分析。
{"title":"Electrical Shorting Propensity of Tin Whiskers","authors":"Sungwon Han, M. Osterman, M. Pecht","doi":"10.1109/TEPM.2010.2053377","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2053377","url":null,"abstract":"When a tin whisker bridges two differently biased conductors, an electrical short is not guaranteed. In many instances, the voltage must exceed a threshold level in order to produce current flow due to weak physical contact and the presence of a non-conductive film such as an oxide layer. This paper presents a study that examines the breakdown voltage of tin whiskers and its relation to contact force. Whisker contact force studies were conducted using gold- and tin-coated tungsten probes, and the breakdown voltage was measured using a semiconductor parameter analyzer. It was verified that contact force is a critical factor in determining the type of current-voltage transition and level of breakdown voltage. Lower contact force between the probe and the whiskers caused the multiple transitions in current-voltage characteristics. The tin oxide layers on whiskers were analyzed using field emission transmission electron microscopy (FE-TEM).","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"12 1","pages":"205-211"},"PeriodicalIF":0.0,"publicationDate":"2010-07-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"82588757","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 9
Formation and Growth of Intermetallic Compounds in Cu–Au and Au–Al Systems for Copper on Gold Bonding 铜与金键合的Cu-Au和Au-Al体系中金属间化合物的形成和生长
Pub Date : 2010-07-15 DOI: 10.1109/TEPM.2010.2053544
Yingwei Jiang, Ronglu Sun, Youmin Yu, Zhijie Wang, Weimin Chen
Copper (Cu) ball on gold (Au) bump (COG) bonding is developed as a practicable approach to solving the challenges posed by Cu wire bonding on large integrated circuit devices. In the COG bonding, there are two different interfaces, Cu-Au and Au-Al couples, which is totally different from either Cu or Au wire bonding. In this paper, the COG bonding was studied on a typical experimental chip of 69-μm bond pad opening and four-layer central via pattern design with current wire bonders. Tests of wire pull, ball shear, and crater were adopted in investigating the bonding strength at the interfaces and the potential damage of the underlying metals of bond pads after the COG bonding. The intermetallic compounds (IMCs) formation at the two interfaces, Cu-Au and Au-Al couples, were studied in detail on the cross-sectioned assembled samples. Two reliability tests, high-temperature baking (HTB) and temperature cycle (TC) were also used to investigate the IMC change and growth. The results showed that qualified bonding strength on all of bond pads existed and no damage such as crack and crater was observed on the underlying metals of the bond pads after removing Al metallization. At the Au-Al interface, a comparable Au-Al IMC was formed on as-bonded samples, and it gradually grew thick after the reliability tests and its corresponding content also changed along with temperature and time. At the Cu-Au interface, there was no observable formation of Cu-Al IMC on as-bonded samples. Undergoing 1008 hours HTB at 175°C, only a very thin Cu-Au IMC appeared at the Cu-Au interface. After all, the Cu-Au IMC appearance hardly affects the IC's mechanical performance.
铜(Cu)球与金(Au)凸块(COG)键合是解决大型集成电路器件上铜丝键合难题的一种可行方法。在COG键合中,存在Cu-Au和Au- al对两种不同的界面,这与Cu或Au线键合完全不同。本文在一个典型的69 μm键合板开口和四层中心通孔设计的实验芯片上,利用现有的导线键合器对COG键合进行了研究。采用拉丝试验、球剪试验和弹坑试验研究了COG键合后界面的键合强度及键合垫层金属的潜在损伤。在组装样品的横截面上,详细研究了Cu-Au和Au-Al对两个界面上金属间化合物(IMCs)的形成。采用高温烘烤(HTB)和温度循环(TC)两种可靠性试验考察了IMC的变化和生长。结果表明:去除Al金属化后,各焊盘的结合强度均达到了要求,焊盘下部金属未出现裂纹、弹坑等损伤。在Au-Al界面处,作为键合的样品上形成了类似的Au-Al IMC,经过可靠性测试后逐渐变厚,其含量也随着温度和时间的变化而变化。在Cu-Au界面处,未观察到Cu-Al IMC的形成。175℃高温加热1008小时后,Cu-Au界面只出现了一层很薄的Cu-Au IMC。毕竟,Cu-Au集成电路的外观几乎不影响集成电路的力学性能。
{"title":"Formation and Growth of Intermetallic Compounds in Cu–Au and Au–Al Systems for Copper on Gold Bonding","authors":"Yingwei Jiang, Ronglu Sun, Youmin Yu, Zhijie Wang, Weimin Chen","doi":"10.1109/TEPM.2010.2053544","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2053544","url":null,"abstract":"Copper (Cu) ball on gold (Au) bump (COG) bonding is developed as a practicable approach to solving the challenges posed by Cu wire bonding on large integrated circuit devices. In the COG bonding, there are two different interfaces, Cu-Au and Au-Al couples, which is totally different from either Cu or Au wire bonding. In this paper, the COG bonding was studied on a typical experimental chip of 69-μm bond pad opening and four-layer central via pattern design with current wire bonders. Tests of wire pull, ball shear, and crater were adopted in investigating the bonding strength at the interfaces and the potential damage of the underlying metals of bond pads after the COG bonding. The intermetallic compounds (IMCs) formation at the two interfaces, Cu-Au and Au-Al couples, were studied in detail on the cross-sectioned assembled samples. Two reliability tests, high-temperature baking (HTB) and temperature cycle (TC) were also used to investigate the IMC change and growth. The results showed that qualified bonding strength on all of bond pads existed and no damage such as crack and crater was observed on the underlying metals of the bond pads after removing Al metallization. At the Au-Al interface, a comparable Au-Al IMC was formed on as-bonded samples, and it gradually grew thick after the reliability tests and its corresponding content also changed along with temperature and time. At the Cu-Au interface, there was no observable formation of Cu-Al IMC on as-bonded samples. Undergoing 1008 hours HTB at 175°C, only a very thin Cu-Au IMC appeared at the Cu-Au interface. After all, the Cu-Au IMC appearance hardly affects the IC's mechanical performance.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"24 1","pages":"228-235"},"PeriodicalIF":0.0,"publicationDate":"2010-07-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"78655318","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 11
Introduction to the Special Issue on Tin Whiskers 《锡须》特刊简介
Pub Date : 2010-07-01 DOI: 10.1109/TEPM.2010.2063670
M. Osterman
The seven papers in this special section focus on research related to tin whisker growth and mitigation.
本专题的七篇论文集中在锡晶须生长和减缓方面的研究。
{"title":"Introduction to the Special Issue on Tin Whiskers","authors":"M. Osterman","doi":"10.1109/TEPM.2010.2063670","DOIUrl":"https://doi.org/10.1109/TEPM.2010.2063670","url":null,"abstract":"The seven papers in this special section focus on research related to tin whisker growth and mitigation.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"6 1","pages":"157-158"},"PeriodicalIF":0.0,"publicationDate":"2010-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":null,"resultStr":null,"platform":"Semanticscholar","paperid":"85665042","PeriodicalName":null,"FirstCategoryId":null,"ListUrlMain":null,"RegionNum":0,"RegionCategory":"","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":"","EPubDate":null,"PubModel":null,"JCR":null,"JCRName":null,"Score":null,"Total":0}
引用次数: 0
期刊
IEEE Transactions on Electronics Packaging Manufacturing
全部 Acc. Chem. Res. ACS Applied Bio Materials ACS Appl. Electron. Mater. ACS Appl. Energy Mater. ACS Appl. Mater. Interfaces ACS Appl. Nano Mater. ACS Appl. Polym. Mater. ACS BIOMATER-SCI ENG ACS Catal. ACS Cent. Sci. ACS Chem. Biol. ACS Chemical Health & Safety ACS Chem. Neurosci. ACS Comb. Sci. ACS Earth Space Chem. ACS Energy Lett. ACS Infect. Dis. ACS Macro Lett. ACS Mater. Lett. ACS Med. Chem. Lett. ACS Nano ACS Omega ACS Photonics ACS Sens. ACS Sustainable Chem. Eng. ACS Synth. Biol. Anal. Chem. BIOCHEMISTRY-US Bioconjugate Chem. BIOMACROMOLECULES Chem. Res. Toxicol. Chem. Rev. Chem. Mater. CRYST GROWTH DES ENERG FUEL Environ. Sci. Technol. Environ. Sci. Technol. Lett. Eur. J. Inorg. Chem. IND ENG CHEM RES Inorg. Chem. J. Agric. Food. Chem. J. Chem. Eng. Data J. Chem. Educ. J. Chem. Inf. Model. J. Chem. Theory Comput. J. Med. Chem. J. Nat. Prod. J PROTEOME RES J. Am. Chem. Soc. LANGMUIR MACROMOLECULES Mol. Pharmaceutics Nano Lett. Org. Lett. ORG PROCESS RES DEV ORGANOMETALLICS J. Org. Chem. J. Phys. Chem. J. Phys. Chem. A J. Phys. Chem. B J. Phys. Chem. C J. Phys. Chem. Lett. Analyst Anal. Methods Biomater. Sci. Catal. Sci. Technol. Chem. Commun. Chem. Soc. Rev. CHEM EDUC RES PRACT CRYSTENGCOMM Dalton Trans. Energy Environ. Sci. ENVIRON SCI-NANO ENVIRON SCI-PROC IMP ENVIRON SCI-WAT RES Faraday Discuss. Food Funct. Green Chem. Inorg. Chem. Front. Integr. Biol. J. Anal. At. Spectrom. J. Mater. Chem. A J. Mater. Chem. B J. Mater. Chem. C Lab Chip Mater. Chem. Front. Mater. Horiz. MEDCHEMCOMM Metallomics Mol. Biosyst. Mol. Syst. Des. Eng. Nanoscale Nanoscale Horiz. Nat. Prod. Rep. New J. Chem. Org. Biomol. Chem. Org. Chem. Front. PHOTOCH PHOTOBIO SCI PCCP Polym. Chem.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1